A novel front-end ASIC with post digital filtering and calibration for CZT-based PET detector

W. Gao, X. Li, J. Yin,C. Li,Deyuan Gao,Y. Hu

2015 4th International Conference on Advancements in Nuclear Instrumentation Measurement Methods and their Applications (ANIMMA)(2015)

Cited 2|Views3
No score
Abstract
This paper presents a novel a front-end ASIC with post digital filtering and calibration dedicated to CZT detectors for PET imaging. A cascode amplifier based on split-leg topology is selected to realize the charge-sensitive amplifier (CSA) for the sake of low noise performances and the simple scheme of the power supplies. The output of the CSA is connected to a variable-gain amplifier to generate the compatible signals for the A/D conversion. A multi-channel single-slope ADC is designed to sample multiple points for the digital filtering and shaping. The digital signal processing algorithms are implemented by a FPGA. To verify the proposed scheme, a front-end readout prototype ASIC is designed and implemented in 0.35 μm CMOS process. In a single readout channel, a CSA, a VGA, a 10-bit ADC and registers are integrated. Two dummy channels, bias circuits, and time controller are also integrated. The die size is 2.0 mm × 2.1 mm. The input range of the ASIC is from 2000 e- to 100000 e-, which is suitable for the detection of the X-and gamma ray from 11.2 keV to 550 keV. The linearity of the output voltage is less than 1 %. The gain of the readout channel is 40.2 V/pC. The static power dissipation is about 10 mW/channel. The above tested results show that the electrical performances of the ASIC can well satisfy PET imaging applications.
More
Translated text
Key words
PET Imaging,Front-end Electronics,analog-to-digital converter (ADC),Digital pulse shaping
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined