Threshold Voltage Bitmap Analysis Methodology Application To A 512kb 40nm Flash Memory Test Chip

2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS)(2018)

引用 1|浏览47
暂无评分
摘要
The reliability requirements of Flash memory become more and more challenging. Flash memory technology development needs test chips to allow large statistical studies and a product-like approach. In this paper, we present a methodology of bitmap analysis to extract and follow the intrinsic and extrinsic parameters of a 40nm eFlash technology during ramp-up. This methodology is, first, based on analog bitmap acquisition on 512kB test chip, followed by correction of spatial variabilities like peripheral circuits' influences, array organization impacts and process-induced effects, to extract supplementary cell electrical parameters such as threshold voltage, transconductance or programing window. Finally, such an analysis tool enhances the advantageous properties of a test chip, its large memory cell statistics and its product-like organization, to give more reliable data. It yields more information about intrinsic cell technology weaknesses and the best way to tackle them when integrated at product level.
更多
查看译文
关键词
Embedded Flash memory, Reliability testing, System on-chip, Systematic variability, Threshold voltage distribution
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要