A Low-Power 12-Bit 2gs/S Time-Interleaved Pipelined-Sar Adc In 28nm Cmos Process

2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)(2018)

引用 2|浏览16
暂无评分
摘要
This paper presents a low-power 2-channel 12-bit 2GS/ s time-interleaved pipelined-SAR ADC in 280m CMOS process. The design adopts SHA-less front-end, capacitor sharing between stages, current-reused and ping-pong operated MDAC amplifier, and hybrid reference buffer to reduce power consumption and optimize performance. Pre-layout simulation with noise shows that the proposed ADC achieves SNDR and SFDR of 64.1dB and 69. SdB respectively at Nyquist frequency. The effective resolution bandwidth is extended to 3.2GHz. The ADC consumes only SOmW, in which 30mW is dissipated by the wideband input buffer. At Nyquist frequency, the proposed ADC achieves a Walden FOM of 19fJ/conv.-step.
更多
查看译文
关键词
CMOS process,low-power 2-channel SAR ADC,SHA-less front-end,Nyquist frequency,wide-band input buffer,Waiden FOM,hybrid reference buffer,time-interleaved pipelined-SAR ADC,power consumption,ping-pong operated MDAC amplifier,power 50.0 mW,power 30.0 mW,size 28.0 nm,bandwidth 3.2 GHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要