Energy Efficient Adiabatic FRAM with 0.99 PJ/Bit Write for IoT Applications

2018 IEEE Symposium on VLSI Circuits(2018)

Cited 1|Views20
No score
Abstract
Low access energy embedded non-volatile memory is critical for low power sensing systems. This paper proposes a charge-recycling FRAM design that uses resonance between the FRAM array capacitance and an off-chip inductor to perform both write and read functions. In 130 nm, the 256×80 FRAM increases energy efficiency by 3× compared to standard operation, achieves 0.99pJ/bit write energy, 0.4pJ/bit read energy and 102Mbps at 1V.
More
Translated text
Key words
FRAM array capacitance,off-chip inductor,energy efficient adiabatic FRAM,IoT applications,low access energy,low power sensing systems,charge-recycling FRAM design,embedded nonvolatile memory,voltage 1.0 V,size 130.0 nm,bit rate 102 Mbit/s
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined