New Area Record for the AES Combined S-Box/Inverse S-Box

2018 IEEE 25th Symposium on Computer Arithmetic (ARITH)(2018)

引用 10|浏览17
暂无评分
摘要
The AES combined S-box/inverse S-box is a single construction that is shared between the encryption and decryption data paths of the AES. The currently most compact implementation of the AES combined S-box/inverse S-box is Canright's design, introduced back in 2005. Since then, the research community has introduced several optimizations over the S-box only, however the combined S-boxlinverse S-box received little attention. In this paper, we propose a new AES combined S-boxlinverse S-box design that is both smaller and faster than Canright's design. We achieve this goal by proposing to use new tower field and optimizing each and every block inside the combined architecture for this field. Our complexity analysis and ASIC implementation results in the CMOS STM 65nm and NanGate 15nm technologies show that our design outperforms the counterparts in terms of area and speed.
更多
查看译文
关键词
encryption data paths,decryption data paths,NanGate,CMOS STM,Canright design,AES combined S-box-inverse S-box,size 65.0 nm,size 15.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要