谷歌浏览器插件
订阅小程序
在清言上使用

Design and analysis of a hardware-efficient compressed sensing architecture for data compression in power quality data acquisition

2018 Tenth International Conference on Advanced Computational Intelligence (ICACI)(2018)

引用 7|浏览34
暂无评分
摘要
In this paper, power quality disturbances are sampled by an under-sampling compressed sensing (CS) system. The random demodulator is modeled and the mathematical expressions of random sequence, mixer and integrator are derived. Based on the model, random demodulator architecture for power quality data acquisition including control, sampling and communication circuit is designed and realized. The hardware platform is built with implementation of pseudo random sequence, sampling program data cache and serial communication control in FPGA. When the input power quality signal contains fundamental and oscillating voltage with a frequency of 4kHz, design a random demodulator with a ADC sampling frequency of 2kHz, observe the waveform at each part of the random demodulator and analyze the reconstruction results. The time-domain waveform and spectrum analysis results show that the designed architecture retains the information of fundamental frequency and high frequency oscillation which verify the effectiveness of the designed schemes.
更多
查看译文
关键词
power quality disturbances,voltage oscillation,compressed sensing,random demodulator,data compression
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要