A 1.2v 64gb 341gb/S Hbm2 Stacked Dram With Spiral Point-To-Point Tsv Structure And Improved Bank Group Data Control

2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC)(2018)

引用 51|浏览89
暂无评分
摘要
With the recent increasing interest in big data and artificial intelligence, there is an emerging demand for high-performance memory system with large density and high data-bandwidth. However, conventional DIMM-type memory has difficulty achieving more than 50GB/s due to its limited pin count and signal integrity issues. High-bandwidth memory (HBM) DRAM, with TSV technology and wide IOs, is a prominent solution to this problem, but it still has many limitations: including power consumption and reliability. This paper presents a power-efficient structure of TSVs with reliability and a cost-effective HBM DRAM core architecture.
更多
查看译文
关键词
HBM2 stacked DRAM,spiral point-to-point TSV structure,cost-effective HBM DRAM core architecture,TSV technology,high-bandwidth memory DRAM,signal integrity issues,conventional DIMM-type memory,high-performance memory system,bank group data control
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要