A Fully Adaptive 19-To-56gb/S Pam-4 Wireline Transceiver With A Configurable Adc In 16nm Finfet

2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC)(2018)

引用 77|浏览102
暂无评分
摘要
Trends in IoT and cloud computing continue to accelerate bandwidth demand, requiring technology innovation to cover 50G, 100G and 400G ports without significant increase in cost or power per bit. In order to mitigate the cost of infrastructure upgrade, the industry has proposed a standard for 56Gb/s PAM-4 interfaces [1] that can support legacy channels using Forward Error Correction (FEC). Recent publications achieve good pre-FEC BER performance using ADC-based receivers [2,3], but the power consumption (e.g. u003e550mW per lane at 56Gb/s excluding DSP/digital power in [2]) could be prohibitive for products with large numbers of transceivers. This paper demonstrates a fully integrated and adaptive 19-to-56Gb/s PAM-4 (9.5-to-28Gb/s in NRZ mode) transceiver implemented in 16nm FinFET technology that consumes significantly lower power.
更多
查看译文
关键词
configurable ADC,cloud computing,bandwidth demand,technology innovation,PAM-4 interfaces,legacy channels,Forward Error Correction,power consumption,FinFET technology,fully adaptive PAM-4 wireline transceiver,DSP,IoT,cost mitigation,pre-FEC BER performance,ADC-based receivers,size 16.0 nm,bit rate 9.5 Gbit/s to 56 Gbit/s
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要