Modeling of biaxial magnetic tunneling junction for multi-level cell STT-RAM realization.

ASP-DAC(2018)

引用 2|浏览45
暂无评分
摘要
In recent years, spin-transfer torque random access memory (STT-RAM) has been widely studied as a promising candidate to replace DRAM because of its fast access time, high endurance, and good CMOS compatibility. The improvement of tunneling magnetoresistance ratio (TMR) of magnetic tunneling junction (MTJ) also makes it possible to store more than one bit in a STT-RAM cell, namely, a multi-level cell (MLC) STT-RAM cell. One example is connecting two MTJs with different sizes in series to form four different resistance states that represent two bits in a memory cell. Very recently, Biaxial MTJ was proposed to realize four stable resistance states in a single MTJ. This technology greatly relaxes the driving capability requirement of select transistor and hence, increases the integration density of the MLC STT-RAM cells by reducing the size of the select transistor. In this paper, we developed the first device model of biaxial MTJ that can capture the switching transience between its four different states. We also validated our developed model against a manufactured biaxial MTJ device.
更多
查看译文
关键词
biaxial magnetic tunneling junction,multilevel cell STT-RAM realization,spin-transfer torque random access memory,fast access time,tunneling magneto-resistance ratio,multilevel cell STT-RAM cell,memory cell,stable resistance states,single MTJ,select transistor,MLC STT-RAM cells,manufactured biaxial MTJ,CMOS compatibility,switching transience,word length 1.0 bit,word length 2.0 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要