Analytical Test Of 3d Integrated Circuits

Raphael Robertazzi, Micheal Scheurman,Matt Wordeman, Shurong Tian,Christy Tyberg

2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC)(2017)

引用 3|浏览40
暂无评分
摘要
Multilayer (3D) integrated circuit technology (3D chip technology) provides an attractive alternative to conventional circuit scaling methods, which rely solely on continued shrinking of device dimension. Chip stacking, through the use of through silicon vias (TSVs) and micro ball grid arrays or copper pillars, allows increasing chip complexity in a node independent way. 3D chip technology also opens up a new way to combine different chip technologies for the fabrication of advanced hybrids. The difficulties associated with 3D technology development include basic technology questions, such as thermal characteristics of chip stacks, chip design, design for test, and test methodologies. We will review results from a test site designed expressly to investigate these issues and discuss test methods used to support diagnostic test of 3D chips in a research environment.
更多
查看译文
关键词
3D chip technology,conventional circuit scaling methods,chip stacking,chip complexity,3D technology development,chip stacks,chip design,test methods,analytical test,3D integrated circuits,3D integrated circuit technology,chip technologies
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要