Low-Latency And Memory-Efficient Sdf Ifft Processor Design For 3gpp Lte

IEICE ELECTRONICS EXPRESS(2017)

引用 1|浏览2
暂无评分
摘要
This paper presents a low latency IFFT design method for 3rd generation partnership project long term evolution (3GPP LTE). The proposed method focuses on reducing the delay buffer size in the first stage of single-path delay feedback (SDF) IFFT architectures since the first stage occupies about 50% of the overall delay buffer. In order to reduce the buffer size, we propose the reordering scheme of IFFT input data. By using the reordered input data, both the latency and the memory in the first stage are significantly reduced. Simulation results show that the latency for 2048-point IFFT is reduced about 41% compared with conventional architecture.
更多
查看译文
关键词
SDF,IFFT,low latency,memory reduction,3GPP LTE
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要