Cost-Effective and Flexible Asynchronous Interconnect Technology for GALS Networks-on-Chip

2017 New Generation of CAS (NGCAS)(2017)

引用 2|浏览25
暂无评分
摘要
Fine-grained power management of largely-integrated manycore systems is becoming mainstream in order to deal with tight power budgets. As a result, some level of asynchrony is becoming inevitable for efficient system-level operation. Asynchronous interconnection networks naturally provide such asynchrony, however their wide industrial uptake depends on the capability to overcome two fundamental barriers: their area and dynamic power overhead as well as the limited computer-aided design (CAD) tool support for their automated design. This paper presents a novel design point (i.e., a switch architecture and a hierarchical synthesis toolflow for network assembly) for on-chip asynchronous communication, combining design flexibility with small footprint and cost effectiveness.
更多
查看译文
关键词
GALS,network-on-chip,asynchronous,bundled-data,transition signalling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要