Memory Controllers For Mixed-Time-Criticality Systems Architectures, Methodologies And Trade-Offs Introduction

Memory Controllers for Mixed-Time-Criticality Systems: Architectures, Methodologies and Trade-Offs(2016)

引用 4|浏览4
暂无评分
摘要
This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in System C and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要