28.5 A 10b 1.5GS/s pipelined-SAR ADC with background second-stage common-mode regulation and offset calibration in 14nm CMOS FinFET.

Lukas Kull, Danny Luu,Christian Menolfi,Matthias Braendli, Pier Andrea Francese, Thomas Morf,Marcel A. Kossel,Hazar Yueksel,Alessandro Cevrero,Ilter Özkaya, Thomas Toifl

ISSCC(2017)

引用 98|浏览2
暂无评分
摘要
High-speed SAR ADCs became popular with modern CMOS technologies because of their mostly digital logic, making them highly suitable for compact and power-efficient multi-GS/s time-interleaved ADCs. As many applications cannot tolerate input swings ≥1V ppd , comparator noise limits the SNDR of SAR ADCs, making gain stages necessary for higher SNDR - either as comparator pre-amplifiers or between pipelined stages. Pre-amplifiers significantly reduce the conversion speed of the ADC, but they provide maximum SNDR because linearity of the amplifier is irrelevant. An interstage amplifier for pipelining best suits mid-resolution SAR ADCs, where the required linearity is limited. Moreover, pipelining results in higher conversion speeds and power efficiency because the gain stage is used only once per conversion [1]. This work presents a pipelined-SAR ADC architecture that exceeds the conversion speed of previous pipelined and single-stage SAR ADCs. The ADC achieves 50dB SNDR and 950MS/s at 2.26mW, and 1.5GS/s at 6.92mW on an area of 0.0016mm 2 .
更多
查看译文
关键词
pipelined-SAR ADC,second-stage common-mode regulation,CMOS FinFET,high-speed SAR ADC,CMOS technologies,digital logic,time-interleaved ADC,comparator preamplifiers,SNDR,power 2.26 mW,power 6.92 mW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要