An offset-cancelling four-phase voltage sense amplifier for resistive memories in 14nm CMOS

2017 IEEE Custom Integrated Circuits Conference (CICC)(2017)

引用 4|浏览26
暂无评分
摘要
This paper presents a low-offset read sensing scheme for resistive memories. Due to increasing device variations in sub-32 nm CMOS processes, it becomes very challenging to design a high yield and low-offset read-sensing scheme. In this work we address these issues by using a pseudo-differential sensing scheme to get 2× signal margin and by full offset cancellation of the sense-amplifier, making it more suitable to tolerate variation from the memory array due to storage device resistance variation. Measurement results show the sense-amplifier can work with a 20mV input, which makes it ideal for small-signal sensing for resistive memories.
更多
查看译文
关键词
offset-cancelling four-phase voltage sense amplifier,resistive memories,low-offset read sensing scheme,device variations,CMOS processes,high yield read-sensing scheme,pseudodifferential sensing,signal margin,memory array,storage device resistance variation,size 14 nm,voltage 20 mV
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要