Optimal Horizon Size For Unbiased Finite Memory Digital Phase-Locked Loop

IEICE ELECTRONICS EXPRESS(2017)

引用 3|浏览14
暂无评分
摘要
Digital phase locked-loop (DPLL) is a circuit system for frequency synchronization, and unbiased finite memory DPLL (UFMDPLL) is DPLL using a finite impulse response (FIR) filter for phase detection. This letter proposes a novel method for finding the optimal horizon size, which is a key design parameter of UFMDPLL, based on the minimization of the estimation error variance. The effectiveness and efficiency of the proposed method are demonstrated in comparisons using the conventional Monte Carlo simulation method.
更多
查看译文
关键词
digital phase-locked loop (DPLL), finite impulse response (FIR) filter, horizon size, unbiased finite memory DPLL (UFMDPLL)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要