Research On Network Fault Tolerance Method On Chip

2016 9th International Congress on Image and Signal Processing, BioMedical Engineering and Informatics (CISP-BMEI)(2016)

引用 1|浏览5
暂无评分
摘要
NoC has redundant features, that is to say, there are multiple paths from the source node to destination node, these provided conditions for us to study fault-tolerant routing algorithm. This thesis proposes a new fault-tolerant algorithm by studying the existing fault-tolerant routing algorithm. Divide each node into edge nodes and internal nodes based on the network's position of 2D - Mesh topology structure. In view of the respective characteristics of these two types of nodes this thesis puts forward relatively fast path decision model or turning model to help more quickly determine the routing node in its own characteristics of the current task best transmission path. It can significantly reduce the repeated operation time, reduce the amount of data calculation, help to ease and restrictions on the generation of network congestion and improve the data processing efficiency of the whole piece on the network..
更多
查看译文
关键词
network on a chip,Fault-tolerant method,turn model
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要