Accelerated On-chip Communication Test Methodology Using a Novel High-Level Fault Model

MCSoC(2015)

引用 2|浏览9
暂无评分
摘要
A novel high-level fault model to accelerate test process of on-chip communication structures for SoCs is proposed. To this end, bus components are modeled using a simple, yet efficient, graph-based technique and all possible faults on the graph nodes are probed. The proposed method is optimized in terms of test time. The method applies the same test process to all interconnects and components. Compared to the conventional stuck-at fault testing methods, our extensive simulations on the AMBA-AHB bus architecture reveal that our test method can help in achieving a significant test speed improvement.
更多
查看译文
关键词
SoC, Fault model, AMBA bus, State graph, Complementary graph
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要