A deterministic BIST scheme based on EDT-compressed test patterns

2015 IEEE International Test Conference (ITC)(2015)

引用 3|浏览14
暂无评分
摘要
The paper presents a novel deterministic built-in self-test (BIST) scheme. The proposed solution seamlessly integrates with on-chip EDT-based decompression logic and takes advantage of two key observations: (1) specified positions of ATPG-produced test cubes are typically clustered within a single or a few scan chains for a small number of successive scan shift cycles, (2) only a small fraction of the specified positions are necessary to detect a fault, and most of the remaining ones have several alternatives that can be obtained by inverting preselected scan slices (all scan cells within a given cycle). The proposed approach elevates compression ratios to values typically unachievable through conventional reseeding-based solutions. Experimental results obtained for large industrial designs illustrate feasibility of the proposed logic BIST scheme and are reported herein.
更多
查看译文
关键词
deterministic BIST scheme,EDT-compressed test patterns,built-in self-test scheme,on-chip EDT-based decompression logic,ATPG-produced test cubes,successive scan shift cycles,fault detection,preselected scan slices,scan cells,reseeding-based solutions,logic BIST scheme
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要