A latency-elastic and fault-tolerant cache for improving performance and reliability on low voltage operation

VLSI-DAT(2015)

引用 1|浏览19
暂无评分
摘要
The ever-increasing transistor threshold-voltage (Vth) variation caused by process technologies shrink brings the performance and reliability issues in SRAM cells. To keep power limitations, scaling down the supply voltage is inevitable in mobile devices and future chips. However, caches become susceptible even fail in low voltages, and the distribution of access latencies increases in new technology nodes. To deal with the respectable power of SRAM in modern processors, the memory reliability wall poses a major challenge in cache design nowadays and continues for years to come. This thesis proposes a latency-elastic and fault-tolerant cache not only for fault-tolerant, but aiming at the performance issues. It varies the latency of cache access to achieve better-than-worst-case designs for improving performance.
更多
查看译文
关键词
SRAM chips,cache storage,low-power electronics,SRAM,fault-tolerant cache,latency-elastic cache,low voltage operation,transistor threshold-voltage variation,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要