Refresh-Free Dynamic Standard-Cell Based Memories: Application To A Qc-Ldpc Decoder

2015 IEEE International Symposium on Circuits and Systems (ISCAS)(2015)

引用 5|浏览33
暂无评分
摘要
The area and power consumption of low-density parity check (LDPC) decoders are typically dominated by embedded memories. To alleviate such high memory costs, this paper exploits the fact that all internal memories of a LDPC decoder are frequently updated with new data. These unique memory access statistics are taken advantage of by replacing all static standard-cell based memories (SCMs) of a prior-art LDPC decoder implementation by dynamic SCMs (D-SCMs), which are designed to retain data just long enough to guarantee reliable operation. The use of D-SCMs leads to a 44% reduction in silicon area of the LDPC decoder compared to the use of static SCMs. The low-power LDPC decoder architecture with refreshfree D-SCMs was implemented in a 90nm CMOS process, and silicon measurements show full functionality and an information bit throughput of up to 600 Mbps (as required by the IEEE 802.11n standard).
更多
查看译文
关键词
refresh-free dynamic standard-cell based memories,QC-LDPC decoder,power consumption,low-density parity check decoders,embedded memories,internal memories,static standard-cell based memories,CMOS,IEEE 802.11n standard,size 90 nm,bit rate 600 Mbit/s,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要