Reactive clocks with variability-tracking jitter

International Conference on Computer Design(2015)

引用 19|浏览60
暂无评分
摘要
The growing variability in nanoelectronic devices, due to uncertainties from the manufacturing process and environmental conditions (power supply, temperature, aging), requires increasing design guardbands, forcing circuits to work with conservative clock frequencies. Various schemes for clock generation based on ring oscillators and adaptive clocks have been proposed with the goal to mitigate the power and performance losses attributable to variability. However, there has been no systematic analysis to quantify the benefits of such schemes and no signoff method has been proposed for timing correctness. This paper presents and analyzes a Reactive Clocking scheme with Variability-Tracking Jitter (RClk) that uses variability as an opportunity to reduce power by continuously adjusting the clock frequency to the varying environmental conditions, and thus, reduces guardband margins significantly. Power can be reduced between 20% and 40% at iso-performance and performance can be boosted by similar amounts at iso-power. Additionally, energy savings can be translated to substantial advantages in terms of reliability and thermal management. More importantly, the technology can be adopted with minimal modifications to conventional EDA flows.
更多
查看译文
关键词
systematic analysis,timing correctness,reactive clocking scheme with variability-tracking jitter,RClk,power reduction,clock frequency adjustment,guardband margin reduction,energy savings,thermal management,reliability,performance loss mitigation,power loss mitigation,adaptive clocks,ring oscillators,clock generation,nanoelectronic devices
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要