Gate Double Patterning Strategies For 10nm Node Finfet Devices

ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING III(2014)

Cited 8|Views31
No score
Abstract
Amorphous silicon (a-Si) gates with a length of 20nm have been obtained in a 'line & cut' double patterning process. The first pattern was printed with EUV photoresist and had a critical dimension close to 30nm, which imposed a triple challenge on the etch: limited photoresist budget, high line width roughness and significant CD reduction. Combining a plasma pre-etch treatment of the photoresist with the etch of the appropriate hard mask underneath successfully addressed the two former challenges, while the latter one was overcome by spreading the CD reduction on the successive layers of the stack.
More
Translated text
Key words
double patterning, 10nm node, LWR, EUV, gate, FinFET
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined