Stress Technology Impact On Device Performance And Reliability For < 100 > Sub-90nm Soicmosfets

Wk Yeh, Cm Lai, Ct Lin,Yk Fang, Wt Shiau

2005 IEEE International SOI Conference, Proceedings(2005)

Cited 1|Views2
No score
Abstract
In this work, for 90nm PD-SOI CMOSFETs on <100> Si substrate, the impacts of high tensile stress GC liner-SiN thicknesses on device performance and hot-carrier induced degradations were investigated. For nMOSFETs, devices with 700A GC liner-SiN possess apparent mobility enhancement and hot-carrier reliability immunity than devices with 1100A GC liner-SiN do. We believed that thicker GC liner-SiN (1100A) induce large stress defects and makes damage to the device's channel lattice structure, thus degrading device characteristics. For pMOSFETs, the effects of high tensile stress GC liner-SiN thicknesses on device performance are not apparent. The major factor of mobility improvement is <100> channel orientation Si substrate. It is necessary to optimum high tensile stress GC liner-SiN technology to enhance pMOSFETs reliability.
More
Translated text
Key words
silicon on insulator,silicon,hot carriers
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined