A Power Scalable Pll Frequency Synthesizer For High-Speed Delta-Sigma Adc

JOURNAL OF SEMICONDUCTORS(2014)

引用 0|浏览7
暂无评分
摘要
A 35-130 MHz/300-360 MHz phase-locked loop frequency synthesizer for Delta-Sigma analog-to-digital converter (ADC) in 65 nm CMOS is presented. The frequency synthesizer can work in low phase-noise mode (300-360 MHz) or in low-power mode (35-130 MHz) to satisfy the ADC's requirements. To switch between these two modes, a high frequency GHz LC VCO followed by a divided-by-four frequency divider and a low frequency ring VCO followed by a divided-by-two frequency divider are integrated on-chip. The measured results show that the frequency synthesizer achieves a phase-noise of -132 dBc/Hz at 1 MHz offset and an integrated RMS jitter of 1.12 ps with 1.74 mW power consumption from a 1.2 V power supply in low phase-noise mode. In low-power mode, the frequency synthesizer achieves a phase-noise of -112 dBc/Hz at 1 MHz offset and an integrated RMS jitter of 7.23 ps with 0.92 mW power consumption from a 1.2 V power supply.
更多
查看译文
关键词
LC voltage-controlled oscillator (VCO), ring VCO, clock generation, power scalable, phase-locked loop, frequency synthesizer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要