A frequency-domain high-speed bus signal integrity compliance model: Design methodology and implementation

Electronic Components and Technology Conference(2015)

引用 5|浏览19
暂无评分
摘要
This paper investigates channel/link frequency domain compliance in order to predict compatibility with a bus's chip I/O circuitry at its ends. Any channel can be associated with certain frequency domain parameter values which are easily calculated from the channel S-parameter matrix. A set of frequency domain parameters that can sufficiently describe a channel are defined in this paper. Using a genetic algorithm, the frequency domain parameter bounds in a multidimensional space describing PCIe-Gen3 (bus speed = 8 Gb/s) compliant channels are found. Details of the methodology used in order to arrive at the multidimensional frequency domain compliance model, model results and model simulation validation testing are presented.
更多
查看译文
关键词
frequency-domain high-speed bus signal integrity compliance model,channel compliance,link frequency domain compliance,bus chip I/O circuitry,frequency domain parameter value,channel S-parameter matrix,genetic algorithm,frequency domain parameter bound,multidimensional space,PCIe-Gen3,bus speed,bit rate 8 Gbit/s
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要