Metal Gate Nmosfets With Tasin/Tan Stacked Electrode Fabricated By A Replacement (Damascene) Technique

2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS(2003)

引用 2|浏览18
暂无评分
摘要
This letter describes a replacement (damascene) metal gate NMOSFET with TaSiN and PVD TaN as stacked gate electrode. The goal is to perform the "gate electrode engineering" in order to change the work function and the threshold voltage of the transistor. An annealing at 400degreesC after the metal gate is formed significantly improves the transistor performance. The subthreshold slope is measured to be around 65mV / decade. The oxide / silicon interface states density (Dit) is measured to be 6.4 x 10(10) cm(-2) eV(-1). The low Dit indicates that the plasma damage (from the polysilicon dry etching and the PVD metal deposition) can be minimized by a post-fabrication annealing at a relatively low temperature.
更多
查看译文
关键词
annealing,etching,threshold voltage,work function,silicon
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要