Fabrication method for chip-scale-vacuum-packages based on a chip-to-wafer-process

J M Bauer, D Weiler,M Rus,J Hes, Ping Yang,John De Vos, N A Arnold,H Vogt

Proceedings of SPIE(2010)

引用 6|浏览1
暂无评分
摘要
This paper introduces a simple vacuum packaging method which is based on a Chip-to-Wafer process. The MEMS-device is provided with an electroplated solder frame. A Si-lid with the same solder frame is mounted on each die of the wafer using a flip chip process. The same materials for lid and substrate are used in order to reduce the mechanical stress due to the same thermal coefficients of expansion. The resulting cavity between die and lid can be evacuated and hermetically sealed with an eutectic soldering process. The feasibility of the method is demonstrated with an infrared focal plane array (IR-FPA). In this case, the Si-lid acts as an optical window and contains an anti reflective layer for the 8-14 mu m wavelength area on both sides. The long-term vacuum stability is supported by a getter film inside the package. This method simplifies the sawing process and has the additional cost benefit that it is possible to package only known good dies.
更多
查看译文
关键词
chip scale vacuum package,MEMS,bolometer,chip-to-wafer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要