A Dynamic Random Instruction And Stimulus Generation For Functional Verification Of Embedded Processor

2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS(2003)

引用 2|浏览2
暂无评分
摘要
An efficient dynamic instruction and stimulus generator and its associated methodology are introduced in this paper. They, have been used in the functional verification of a high performance low-power embedded processor. The generator reads in test scripts with a set of predefined syntax and generates random instructions which are fed to the processor. The generator is also used to generate purely random stimuli with one of the five random modes. It can be running forever, until it catches some function bug. This methodology is proved to have significantly reduced verification cycle, improved test coverage, and facilitated developing a complex embedded processor.
更多
查看译文
关键词
static random instruction generation (SRIG),dynamic random instruction generation (DRIG),PLI,DUT,instruction set simulator (ISS)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要