Improving The Power-Performance Of Multicore Processors Through Optimization Of Lithography And Thermal Processing

A. H. Gabor, T. Brunner,S. Bukofsky,S. Butt,F. Clougherty, S. Deshpande, T. Faure,O. Gluschenkov, K. Greene,N. Le, P. Lindoa,A. P. Mahorowala,H. -J. Nam, D. Onsongo, D. Poindexter, J. Rankin, N. Rohrer, S. Stiffler, A. Thomas,H. Utomo

DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION(2007)

引用 8|浏览41
暂无评分
摘要
It is generally assumed that achieving a narrow distribution of physical gate length (Lpoly) for the poly conductor layer helps improve power performance metrics of modem integrated circuits. However, in advanced 90 nm technologies, there are other drivers of chip performance. In this paper we show that a global optimization of all variables is necessary to achieve the optimum performance at the lowest leakage. We will also describe how systematic physical gate-length variation can improve core matching in multicore designs.
更多
查看译文
关键词
ACLV,CD control,PSRO delay,Cov,Leff,variation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要