Cabac Hw Encoder With Rdo Context Management And Mbist Capability

X H Tian,Thinh M Le, H C Teo, B L Ho,Yong Lian

2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2(2007)

Cited 0|Views2
No score
Abstract
In this paper, a Context-based Adaptive Binary Arithmetic Coding (CABAC) encoder architecture targeting H.264/AVC main profile is proposed. Pipeline structured encoder with FIFO buffers is designed to enhance coding efficiency, and coding speed of one symbol per cycle is achieved. Memory Built-In-Self-Test (MBIST) circuit is also implemented in the encoder to provide testability of memory blocks. A context managing mechanism that fully supports RDO coding of H.264/AVC encoder is also designed, which significantly reduces context memory cost and operation delay for context backup and restore. The encoder is equipped with WISHBONE system bus interface to enhance reusability and integratability. Synopsys DC synthesis results show that the encoder can work at 760 MHz in normal condition targeting 0.13 mu m CMOS process and the circuit occupies 27.1 K logic gates including 4.0K gates of MBIST circuit.
More
Translated text
Key words
CMOS integrated circuits,adaptive codes,arithmetic codes,binary codes,buffer circuits,built-in self test,logic gates,video codecs,video coding,CAB AC HW encoder,CMOS process,DC synthesis,FIFO buffers,H.264/AVC encoder,MBIST capability,RDO coding,RDO context management,WISHBONE system bus interface,context managing mechanism,context-based adaptive binary arithmetic coding,logic gates,memory built-in-self-test circuit,pipeline structured encoder,size 0.13 mum,
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined