Active circuit to through silicon via (TSV) noise coupling

ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS(2009)

引用 64|浏览6
暂无评分
摘要
In this paper, we propose a coupling model between through silicon via (TSV) and substrate based on a 3-Dimensional transmission line matrix (3D-TLM), which utilizes equivalent lumped circuit model of silicon substrate and TSV. The proposed model is verified by S-parameter simulations using a 3D field solver and analyzed with various structural parameters: TSV diameter, distance between TSV and noise source, and silicon substrate height. Based on the model, timing jitter degradation on phase locked loop (PLL) caused by substrate noise coupling is investigated. A shielding technique using a guard ring structure is applied to suppress the coupling noise.
更多
查看译文
关键词
s parameters,tsv,si,3 dimensional,solid modeling,through silicon via,phase locked loop,active networks,noise,equivalent circuits,phase locked loops,silicon,couplings,phase lock loop
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要