Suppression Techniques of Subthreshold Hump Effect for High-Voltage MOSFET

JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE(2013)

Cited 7|Views6
No score
Abstract
In this paper, simple but very effective techniques to suppress subthreshold hump effect for high-voltage (HV) complementary metal-oxide-semiconductor (CMOS) technology are presented. Two methods are proposed to suppress subthreshold hump effect using a simple layout modification approach. First, the uniform gate oxide method is based on the concept of an H-shaped gate layout design. Second, the gate work function control method is accomplished by local ion implantation. For our experiments, 0.18 mu m 20 V class HV CMOS technology is applied for HV MOSFETs fabrication. From the measurements, both proposed methods are very effective for elimination of the inverse narrow width effect (INWE) as well as the subthreshold hump.
More
Translated text
Key words
shallow trench isolation (STI),subthreshold hump effect,high-voltage,MOSFET,work function,layout,narrow width effect (NWE),inverse narrow width effect (INWE)
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined