Esd Robustness Improvement For Integrated Dmos Transistors-The Different Gate-Voltage Dependence Of I-T2 Between Vdmos And Ldmos Transistors

IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING(2011)

引用 1|浏览10
暂无评分
摘要
This paper presents the device-level electrostatic discharge (ESD) robustness improvement for integrated vertical double-diffused MOS (VDMOS) and lateral double-diffused MOS (LDMOS) transistors by changing device structure. The ESD robustness of VDMOS transistor was improved by preventing current concentration and that of LDMOS transistor was improved by relaxing the electric field under the LOCOS oxide. We found the different gate-voltage dependence of the second breakdown current (I-t2) between VDMOS and LDMOS transistors. (C) 2011 Institute of Electrical Engineers of Japan. Published by John Wiley & Sons, Inc.
更多
查看译文
关键词
ESD, DMOS, snapback, VDMOS, LDMOS, second breakdown current
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要