A dual core oxide 8T SRAM cell with low Vccmin and dual voltage supplies in 45nm triple gate oxide and multi Vt CMOS for very high performance yet low leakage mobile SoC applications

VLSI Technology(2010)

引用 6|浏览21
暂无评分
摘要
In this work we have demonstrated, for the first time, a 0.605μm2 dual core oxide (DCO) dual Vdd 8T SRAM cell in 45 LPG triple gate oxide CMOS process for use as L1 cache for high performance low leakage mobile applications. The DCO 8T SRAM operates under dual voltage supplies with write assist. Compared to traditional single-end 8T cell, DCO 8T SRAM showed the same performance with only half the standby leakage, and lower Vccmin. The PU Vt and dual core oxide boundary were optimized to achieve robust Vccmin, process margin and reliability. The 45 LPG thin core transistors and the DCO 8T SRAM are able to achieve 1.5 GHz speed with ~500mW at 0.9 V and a low Vccmin of 0.6 V.
更多
查看译文
关键词
cmos digital integrated circuits,sram chips,integrated circuit reliability,system-on-chip,dco 8t sram,l1 cache,lpg thin core transistors,lpg triple gate oxide cmos process,dual vdd 8t sram cell,dual core oxide 8t sram cell,dual voltage supply,frequency 1.5 ghz,low leakage mobile soc,multivt cmos,process margin,reliability,single-end 8t sram cell,size 45 nm,storage capacity 8 tbit,triple gate oxide,voltage 0.6 v,voltage 0.9 v,transistors,logic gates,system on chip,mobile communication,robustness
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要