TSV/FET proximity study using dense addressable transistor arrays

Reliability Physics Symposium(2015)

引用 0|浏览10
暂无评分
摘要
Addressable transistor arrays (~20,000 devices) provide an attractive test vehicle to study TSV/FET proximity effects in a statistically meaningful way. FET/TSV proximity effect studies have been performed at the 45 nm node using a dense addressable parametric diagnostic (APD). We have found that a carefully designed TSV integration sequence at this node has minimal impact on the quality of devices. For the integration scheme studied, it was found that stress of the Si in the vicinity of the TSV had minimal impact on device characteristics for annular Cu TSVs, for devices placed as close as ~3μm to the TSV.
更多
查看译文
关键词
copper,field effect transistors,proximity effect (lithography),silicon,three-dimensional integrated circuits,apd,cu,si,tsv integration sequence,tsv/fet proximity effect,addressable parametric diagnostic,dense addressable transistor array,device quality,field effect transistor,size 45 nm,through-silicon-via,stress,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要