An architecture-reconfigurable 3b-to-7b 4GS/s-to-1.5GS/s ADC using subtractor interleaving

Solid-State Circuits Conference(2013)

引用 6|浏览3
暂无评分
摘要
This paper introduces the design of a high-speed reconfigurable analog-to-digital converter in 65-nm CMOS. Accuracy requirements are met without compromising performance by means of digital calibration and smart architecture selection. Partial interleaving architecture and the introduction of a current-steering DAC and an open-loop residue amplifier are proposed to relax the MDAC settling at minimal overhead. Dynamic thresholds adjustment for the sub-ADCs is employed both to calibrate the ADC offset mismatches and to correct for the residue amplifier nonidealities. The ADC covers a resolution range from 3-b to 7-b at sampling rates from 4GS/s to 1.5GS/s. The worst case DNL and INL are ±0.45LSB and ±0.66LSB respectively. The ADC achieves a figure-of-merit of 0.46pJ/conv at 7-b and occupies an active area of 0.15mm2.
更多
查看译文
关键词
cmos digital integrated circuits,analogue-digital conversion,logic design,reconfigurable architectures,adc offset mismatches,cmos,architecture-reconfigurable adc,current-steering dac,digital calibration,dynamic thresholds adjustment,high-speed reconfigurable analog-to-digital converter,open-loop residue amplifier,partial interleaving architecture,residue amplifier nonidealities,size 65 nm,smart architecture selection,subtractor interleaving,word length 3 bit to 7 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要