Implementation of core coalition on FPGAs

Very Large Scale Integration(2013)

引用 1|浏览8
暂无评分
摘要
Embedded systems increasingly need to support dynamic and diverse application landscape. In response, performance asymmetric multi-cores, comprising of identical instruction-set architecture but micro-architecturally distinct set of simple and complex cores, have emerged as an attractive alternative to accommodate software diversity. Dynamic heterogeneous multi-core architectures take this concept forward by allowing on-demand formation of virtual asymmetric multi-cores through coalition of physically symmetric simple cores and thus adjust better to workload variation at runtime. In this paper, we present the first hardware implementation of a core coalition architecture and synthesize its functional prototype on FPGAs.
更多
查看译文
关键词
field programmable gate arrays,instruction sets,FPGA,core coalition architecture,dynamic application,dynamic heterogeneous multicore architectures,embedded systems,identical instruction set architecture,microarchitecturally-distinct set,on-demand formation,performance asymmetric multicores,physically-symmetric cores,software diversity,virtual asymmetric multicores,workload variation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要