Investigating substrate coupling noise impact on low-power memory controller PHY interface using on-chip measurement structure

Electrical Performance of Electronic Packaging and Systems(2010)

引用 0|浏览10
暂无评分
摘要
This paper experimentally investigates substrate noise and its impact on the jitter performance of a low-power memory controller PHY interface using an on-chip substrate noise measurement structure. A previously proven on-chip supply noise measurement method is extended with minimum modification in the sensing front end to characterize the substrate noise. The implemented structure achieves the voltage resolution finer than 150μV/LSB and the measurement bandwidth up to 10GHz. The substrate noise impact on the jitter performance of the low-power PHY interface running at 3.2Gbps is characterized in terms of Substrate Noise Induced Jitter (SNIJ) sensitivity.
更多
查看译文
关键词
circuit noise,jitter,semiconductor storage,substrates,jitter performance,low-power phy interface,low-power memory controller phy interface,on-chip measurement structure,on-chip substrate noise measurement structure,on-chip supply noise measurement,substrate coupling noise impact,substrate noise induced jitter sensitivity,on-chip measurement,substrate noise,front end,noise measurement,chip,system on a chip,noise
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要