A 10 Gb/s 2-IIR-tap DFE receiver with 35 dB loss compensation in 65-nm CMOS

VLSI Circuits(2013)

引用 33|浏览3
暂无评分
摘要
A serial I/O receiver efficiently implements a decision feedback equalizer (DFE) employing 2 IIR taps for improved long-tail ISI cancellation. The use of a modified multi-input two-stage slicer allows for both DFE summation to be performed directly at the slicer and optimization of the first-tap IIR filter/mux feedback path to allow for cancellation of the critical first post-cursor. Fabricated in GP 65-nm CMOS, the receiver occupies 0.0304 mm2 area and consumes 9.9 mW while operating at a BER<;10-12 for 10 Gb/s data passed over a 40-inch FR4 channel with 35 dB loss at 5 GHz.
更多
查看译文
关键词
cmos integrated circuits,iir filters,decision feedback equalisers,error statistics,intersymbol interference,2-iir-tap dfe receiver,ber,cmos,bit rate 10 gbit/s,decision feedback equalizer,first-tap iir filter,frequency 5 ghz,long-tail isi cancellation,multiinput two-stage slicer,mux feedback path,power 9.9 mw,serial i/o receiver,size 65 nm,infinite impulse response (iir) dfe,receiver,serial link,bit error rate,backplanes
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要