Reliability considerations of ULP scaled CMOS in spacecraft systems

Reliability and Maintainability Symposium(2013)

引用 0|浏览1
暂无评分
摘要
NASA, the aerospace community, and other high reliability (hi-rel) users of advanced microelectronic products face many challenges as technology continues to scale into the deep sub-micron region. Decreasing the feature size of CMOS devices not only allows more components to be placed on a single chip, but it increases performance by allowing faster switching (or clock) speeds with reduced power compared to larger scaled devices. Higher performance, and lower operating and stand-by power characteristics of Ultra-Low Power (ULP) microelectronics are not only desirable, but also necessary to meet low power consumption design goals of critical spacecraft systems. The integration of these components in such systems, however, must be balanced with the overall risk tolerance of the project.
更多
查看译文
关键词
cmos integrated circuits,power consumption,semiconductor device reliability,space vehicle electronics,ulp scaled cmos,advanced microelectronic products,aerospace community,deep submicron region,reliability consideration,risk tolerance,single chip,spacecraft systems,ultra-low power microelectronics,reliability,scaled cmos,ultra-low power,cmos,risk,microelectronics,aerospace industry,switching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要