Managing SRAM reliability from bitcell to library level

Vincent Huard,Remy Chevallier,C R Parthasarathy,Anadi Mishra, Natalia Ruizamador, Flore Persin,V Robert, Alejandro Chimeno,E Pion,N Planes,David Ney,F Cacho, Neeraj Kapoor, Vishal Kulshrestha,Sanjeev Chopra,Nicolas Vialle

Reliability Physics Symposium(2010)

引用 36|浏览33
暂无评分
摘要
Static Random Access Memories (SRAMs) are present nowadays in all CMOS products in large quantities. Besides, they are often very challenging both on process side (due to small dimensions) and on design side (due to performance request). As a consequence, managing their reliability is of prime importance, though it is quite complex due to their overall complexity. This paper demonstrates a full reliability-based design flow for SRAM libraries including both Front-End degradation modes (NBTI, PBTI and HCI) as well as Back-End degradation modes (Electromigration). Large experimental datasets on various technologies and SRAM bitcells have been used all along the paper to show clear Silicon-CAD correlation evidences, demonstrating the efficiency and accuracy of the developed flow.
更多
查看译文
关键词
cmos memory circuits,sram chips,integrated circuit design,integrated circuit modelling,integrated circuit reliability,back-end degradation modes,front-end degradation modes,sram bitcells,sram libraries,sram reliability management,static random access memories,reliability-based design flow,silicon-cad,design,hci,library,nbti,pbti,sram,vmin,design automation,electromigration,static random access memory,degradation,design flow,front end,stress
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要