Gate oxide reliability improvement for CMOS and MEMS monolithic integration

Reliability Physics Symposium(2012)

引用 1|浏览5
暂无评分
摘要
Monolithic integration of 0.18μm 1.8/3.3V CMOS and Micro Electro Mechanical Systems (MEMS) was developed by CMOS first/MEMS last scheme (CMOS-MEMS). During process development, gate oxide reliability is a major concern which can be observed due to (1) electrostatic charge damage through bonding pads during the die sawing stage of MEMS cap formation and (2) plasma induced damage (PID) during MEMS deep via etch and MEMS pattern etching. Electrostatic charge damage can be much improved by reducing the die sawing time, optimizing die saw cleaning recipe, and removing the pad oxide before MEMS cap formation. An electrostatic charge model has been developed to explain the gate oxide reliability characteristics. PID can be minimized through gated diode or P/N junction diode protection to provide another effective approach for electrical shielding of the MEMS device in our prior work [1].
更多
查看译文
关键词
cmos integrated circuits,electrostatics,etching,integrated circuit reliability,micromechanical devices,cmos-mems monolithic integration,mems pattern etching,bonding pads,deep via etch,electrostatic charge damage,gate oxide reliability improvement,microelectromechanical systems,plasma induced damage,size 0.18 mum,voltage 1.8 v,voltage 3.3 v,gate oxide reliability,micro electro mechanical systems,reliability,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要