Copper line topology impact on the SiOCH low-k reliability in sub 45nm technology node. From the time-dependent dielectric breakdown to the product lifetime

Montreal, QC(2009)

引用 14|浏览6
暂无评分
摘要
SiOCH low-k dielectrics introduction in copper interconnects associated to the critical dimensions reduction in sub 45 nm technology nodes is a challenge for reliability engineers. Circuit wear-out linked to low-k dielectric breakdown is now becoming a major concern. With the reduction of the line to line spacing, the control of the copper line topology is becoming a first order parameter governing the low-k dielectric reliability. Improving the low-k reliability requires to discriminate each topological effect and quantify its impact on the lifetime at product level. This paper demonstrates the importance of the copper line shape, of the line edge roughness (LER) and of the median line to line spacing variation within the wafer on the low-k dielectrics reliability. Moreover, simple analytical models are described to quantify each effect on the Time-Dependant Dielectric Breakdown (TDDB) and particularly on the final product lifetime. Some advices are given to avoid erroneous lifetime projection.
更多
查看译文
关键词
copper,electric breakdown,interconnections,low-k dielectric thin films,reliability,silicon compounds,sioch-cu,tddb,circuit wear-out,copper interconnects,copper line shape,copper line topology impact,line edge roughness,line to line spacing reduction,low-k dielectric breakdown,low-k dielectrics reliability,product lifetime,size 45 nm,time-dependant dielectric breakdown,time-dependent dielectric breakdown,copper line topology,lifetime model,low-k reliability,microelectronic,dielectric breakdown,silicon,etching,shape,first order,critical dimension,dielectrics,circuit topology,voltage,stress,testing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要