A VLSI design with built-in SRAM arrays for implementing Full Search Block Matching Algorithm

Kyoto(2009)

引用 3|浏览2
暂无评分
摘要
A conventional 2-dimensional (2D) systolic processing element (PE) array of a chip used for implementing full aearch block matching algorithm (FSBMA) needs a large number of input pads to read sequence image data from SRAM chips. In our work, we embed SRAMs in the FSBMA chip and the PEs read the sequence image data from the embedded SRAMs quickly and directly. Three embedded SRAM arrays are used to store a current frame, a reference frame, and a prefetch frame. Our chip only needs 8 input pads to read off-chip image data. Experimental results show that our proposed chip can process 704 frames per second for the CIF format. By extending the SRAM arrays, our proposed chip can process 34 frames per second for the HDTV resolution.
更多
查看译文
关键词
sram chips,vlsi,data compression,motion estimation,video coding,video signal processing,2d systolic processing element,sram arrays,vlsi design,full search block matching,prefetch frame,reference frame,video compression,2-d systolic pe array,full search block matching algorithm,2 dimensional,data engineering,pixel,algorithm design and analysis,block matching algorithm,decoding,very large scale integration,chip,radio frequency,frames per second
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要