Development and Characterization of Silicon via Tapering Process for 3D System in Packaging Application

Bangalore(2007)

引用 0|浏览2
暂无评分
摘要
Through-silicon interconnection technology is considered to be a critical and enabling technology for 3-D stacking of electronic and electro-mechanical systems, which is believed to be a solution to the performance bottleneck associated with traditional and inherently long 2-D chip-to-chip interconnections. An obvious advantage in this architecture is that it leads to space saving for portable and hand-held applications. It also offers significant performance improvement for high frequency applications as the interconnection lengths and associated parasitics are reduced [1, 2]. The development of 3-D integration technologies is further motivated by shorter chip-to-chip interconnection lengths and reduced parasitics associated with wire-bonded packages for high frequency application. Hence, it is crucial to have a reliable and manufacturable through-silicon interconnect technology.
更多
查看译文
关键词
electronics packaging,integrated circuit interconnections,lead bonding,3d integration technology,3d stacking,3d system,chip-to-chip interconnection,packaging application,silicon via tapering process,space saving,through-silicon interconnection technology,wire-bonded package,high frequency,packaging,mechanical systems,system in package,chip,etching,silicon,copper,testing,space technology,fabrication
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要