Deep-submicron CMOS process integration of HfO/sub 2/ gate dielectric with poly-si gate

Washington, DC, USA(2001)

引用 9|浏览3
暂无评分
摘要
We demonstrate the integration of sputterdeposited ultra-thin HfO2 gate dielectric into a sub-100 nm gate length CMOS process using poly-Si as the gate material. Good device characteristics have been observed down to 70 nm physical gate length, and an equivalent gate oxide thickness (EOT) of 11Å has been achieved. Both p-FETs and n-FETs with HfO2 gate dielectric show ~104 times lower gate leakage than Si02 with comparable EOT. Data and model suggest that the gate leakage of Hf02 will be lOO times lower than that of Si02 down to 5Å EOT.
更多
查看译文
关键词
scanning electron microscopy,annealing,process integration,etching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要