Novel Approach to Reduce Source/Drain Series Resistance in High Performance CMOS Devices Using Self-Aligned CoWP Process for 45nm Node UTSOI Transistors with 20nm Gate Length

Jyhshin Pan,Anna W Topol, I Shao, David J Singh, Zhi Ren, C Y Sung,Meikei Ieong, J Pellerin, John Iacoponi,M R Lin

Honolulu, HI(2006)

引用 12|浏览4
暂无评分
摘要
This paper reports a novel, non-epitaxial raised source/drain approach to decrease the parasitic series resistance in nMOSFETs fabricated on UTSOI using a selective electroless metal deposition process. A metallic layer selectively deposited in the source/drain and gate nickel or cobalt silicide regions significantly reduces the parasitic external resistance in nMOSFETs with 10nm body thickness and gate lengths down to 20nm. This approach is fully compatible with a conventional CMOS process flow for both Co and Ni silicides and eliminates the added complexity of a conventional raised source/drain approach. The extremely high deposition selectivity of the process is confirmed through gate leakage measurements
更多
查看译文
关键词
cmos integrated circuits,mosfet,cobalt compounds,electroless deposition,leakage currents,nanotechnology,nickel compounds,silicon-on-insulator,tungsten compounds,10 nm,20 nm,45 nm,cmos devices,cosi,cowp,nisi,utsoi transistors,gate leakage measurement,nmosfet,parasitic series resistance,selective electroless metal deposition,self-aligned process,series resistance,nickel,silicon on insulator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要