Low resistivity copper interconnection layers

Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference(2004)

引用 0|浏览2
暂无评分
摘要
This paper describes the resistivity in copper interconnection layer for high-speed logic LSIs. Resistivity increases to 7.8 μΩ-cm with decreasing of thickness to 75 nm in conventional electroplated copper layer. This increase is due to the deposition of high stress and small grain copper layer. Marked increase of the orientation ratio of Cu (111)/(200) is found in this layer. Low resistivity layer can be electroplated if initial nucleation of the electroplating can be achieved uniformly. Such uniform nucleation can be attained on low stress seed layer deposited on TaSiN barrier layer. Such seed layer can also be formed by the agglomeration after the deposition. And by the electroplating from copper hexafluorosilicate solution. Resistivity in 75 nm thick as-deposited layer decreases from 7.8 μΩ-cm in conventional process to 2.1 μΩ-cm with achieving uniform nucleation in the electroplating.
更多
查看译文
关键词
copper,electrical resistivity,electroplating,high-speed integrated circuits,integrated circuit interconnections,large scale integration,nucleation,tantalum compounds,75 nm,cu,tasin,tasin barrier layer,agglomeration,copper hexafluorosilicate solution,copper interconnection layer,copper layer deposition,electroplated copper layer,high stress copper layer,high-speed logic lsi,low resistivity layer,low stress seed layer,orientation ratio,small grain copper layer,uniform nucleation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要