Microprocessor power optimization through multi-performance device insertion

2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS(2004)

引用 10|浏览2
暂无评分
摘要
A paradigm shift for multi-performance device insertion from optimizing product-level performance to total power is elucidated. The key limitations of a performance-based insertion methodology are reviewed, where an increase in standby current is sacrificed for an unobservable clock frequency gain. The power optimization, which is based on nodal activity factors and state probabilities, enables a 5% to 8% total power reduction on three mature mega-block designs from two separate 90nm technology generation microprocessors while maintaining constant performance.
更多
查看译文
关键词
cmos integrated circuits,microprocessor power optimization,multi-performance device insertion,optimizing product-level performance,paradigm shift,standby current,total power,circuits,block design,frequency,leakage current,capacitance,power optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要